Mondadori Store

Trova Mondadori Store

Benvenuto
Accedi o registrati

lista preferiti

Per utilizzare la funzione prodotti desiderati devi accedere o registrarti

Vai al carrello
 prodotti nel carrello

Totale  articoli

0,00 € IVA Inclusa

Parasitic Substrate Coupling in High Voltage Integrated Circuits - Camillo Stefanucci - Jean-Michel Sallese - Maher Kayal - Pietro Buccella
Parasitic Substrate Coupling in High Voltage Integrated Circuits - Camillo Stefanucci - Jean-Michel Sallese - Maher Kayal - Pietro Buccella

Parasitic Substrate Coupling in High Voltage Integrated Circuits

Camillo Stefanucci - Jean-Michel Sallese - Maher Kayal - Pietro Buccella
pubblicato da Springer International Publishing

Prezzo online:
84,23
93,59
-10 %
93,59

This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools.

The injection of majority and minority carriers in the substrate is a recurring problem in smart power ICs containing high voltage, high current switching devices besides sensitive control, protection and signal processing circuits.

The injection of parasitic charges leads to the activation of substrate bipolar transistors. This book explores how these events can be evaluated for a wide range of circuit topologies. To this purpose, new generalized devices implemented in Verilog-A are used to model the substrate with standard circuit simulators. This approach was able to predict for the first time the activation of a latch-up in real circuits through post-layout SPICE simulation analysis.

  • Discusses substrate modeling and circuit-level simulation of parasitic bipolar device coupling effects in integrated circuits;

  • Includes circuit back-annotation of the parasitic lateral n-p-n and vertical p-n-p bipolar transistors in the substrate;

  • Uses Spice for simulation and characterization of parasitic bipolar transistors, latch-up of the parasitic p-n-p-n structure, and electrostatic discharge (ESD) protection devices;

  • Offers design guidelines to reduce couplings by adding specific protections.

Dettagli down

Generi Scienza e Tecnica » Ingegneria e Tecnologia » Ingegneria elettronica e delle comunicazioni » Tecnologia, Altri titoli

Editore Springer International Publishing

Formato Ebook con Adobe DRM

Pubblicato 14/03/2018

Lingua Inglese

EAN-13 9783319743820

0 recensioni dei lettori  media voto 0  su  5

Scrivi una recensione per "Parasitic Substrate Coupling in High Voltage Integrated Circuits"

Parasitic Substrate Coupling in High Voltage Integrated Circuits
 

Accedi o Registrati  per aggiungere una recensione

usa questo box per dare una valutazione all'articolo: leggi le linee guida
torna su Torna in cima